mirror of
https://github.com/torvalds/linux.git
synced 2026-01-12 00:42:35 +08:00
dt-bindings: i3c: Add adi-i3c-master
Add bindings doc for ADI I3C Controller IP core, a FPGA synthesizable IP core that implements the MIPI I3C Basic controller specification. The IP Core is versioned following Semantic Versioning 2.0.0 and ADI's open-source HDL guidelines for devicetree bindings and drivers. Reviewed-by: Conor Dooley <conor.dooley@microchip.com> Signed-off-by: Jorge Marques <jorge.marques@analog.com> Link: https://lore.kernel.org/r/20250827-adi-i3c-master-v9-1-04413925abe1@analog.com Signed-off-by: Alexandre Belloni <alexandre.belloni@bootlin.com>
This commit is contained in:
committed by
Alexandre Belloni
parent
9395b3c412
commit
f3317e8c36
72
Documentation/devicetree/bindings/i3c/adi,i3c-master.yaml
Normal file
72
Documentation/devicetree/bindings/i3c/adi,i3c-master.yaml
Normal file
@@ -0,0 +1,72 @@
|
||||
# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause
|
||||
%YAML 1.2
|
||||
---
|
||||
$id: http://devicetree.org/schemas/i3c/adi,i3c-master.yaml#
|
||||
$schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||
|
||||
title: Analog Devices I3C Controller
|
||||
|
||||
description:
|
||||
FPGA-based I3C controller designed to interface with I3C and I2C peripherals,
|
||||
implementing a subset of the I3C-basic specification. The IP core is tested
|
||||
on arm, microblaze, and arm64 architectures.
|
||||
|
||||
https://analogdevicesinc.github.io/hdl/library/i3c_controller
|
||||
|
||||
maintainers:
|
||||
- Jorge Marques <jorge.marques@analog.com>
|
||||
|
||||
properties:
|
||||
compatible:
|
||||
const: adi,i3c-master-v1
|
||||
|
||||
reg:
|
||||
maxItems: 1
|
||||
|
||||
clocks:
|
||||
minItems: 1
|
||||
items:
|
||||
- description: The AXI interconnect clock, drives the register map.
|
||||
- description:
|
||||
The secondary clock, drives the internal logic asynchronously to the
|
||||
register map. The presence of this entry states that the IP Core was
|
||||
synthesized with a second clock input, and the absence of this entry
|
||||
indicates a topology where a single clock input drives all the
|
||||
internal logic.
|
||||
|
||||
clock-names:
|
||||
minItems: 1
|
||||
items:
|
||||
- const: axi
|
||||
- const: i3c
|
||||
|
||||
interrupts:
|
||||
maxItems: 1
|
||||
|
||||
required:
|
||||
- compatible
|
||||
- reg
|
||||
- clocks
|
||||
- clock-names
|
||||
- interrupts
|
||||
|
||||
allOf:
|
||||
- $ref: i3c.yaml#
|
||||
|
||||
unevaluatedProperties: false
|
||||
|
||||
examples:
|
||||
- |
|
||||
#include <dt-bindings/interrupt-controller/irq.h>
|
||||
|
||||
i3c@44a00000 {
|
||||
compatible = "adi,i3c-master-v1";
|
||||
reg = <0x44a00000 0x1000>;
|
||||
interrupts = <3 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&clkc 15>, <&clkc 15>;
|
||||
clock-names = "axi", "i3c";
|
||||
#address-cells = <3>;
|
||||
#size-cells = <0>;
|
||||
|
||||
/* I3C and I2C devices */
|
||||
};
|
||||
@@ -11606,6 +11606,11 @@ S: Maintained
|
||||
F: Documentation/devicetree/bindings/i3c/aspeed,ast2600-i3c.yaml
|
||||
F: drivers/i3c/master/ast2600-i3c-master.c
|
||||
|
||||
I3C DRIVER FOR ANALOG DEVICES I3C CONTROLLER IP
|
||||
M: Jorge Marques <jorge.marques@analog.com>
|
||||
S: Maintained
|
||||
F: Documentation/devicetree/bindings/i3c/adi,i3c-master.yaml
|
||||
|
||||
I3C DRIVER FOR CADENCE I3C MASTER IP
|
||||
M: Przemysław Gaj <pgaj@cadence.com>
|
||||
S: Maintained
|
||||
|
||||
Reference in New Issue
Block a user